

# Logic Design Laboratory term project



SUBJECT: Logic Design Laboratory

Professor: Il Yong Jeon

Team Number: 3

NAME(STUDENT NUMBER): TaeHyoung Kim (2023312453), SeoYeung Byun(2024315016), MinHyuk Jeon(2019312305), MinJun Kim(2022316130)

Affiliation: Sungkyunkwan University, School of Mechanical Engineering

Date: 2025.07.12



# I. Introduction

## 1. Objective

The purpose of this project is to understand the computational principles and processes of 2D Convolution, and to implement them in hardware using Verilog HDL. First, a Single Processing Element (Single PE) is designed, and 3×3 and 2×2 Systolic Array structures are configured based on this to perform efficient matrix multiplication operations. The computational results of each array are sequentially output through a 7-Segment Display, and the results can be confirmed through an actual FPGA board. In addition, the effectiveness of hardware parallel processing is analyzed by comparing the speed difference between the Single PE and Systolic Array structures when performing the same operation. The entire system is configured in a Structural Modeling manner to clearly understand the operating principles and interactions of each module. Through this process, the goal is to deepen the understanding of Verilog-based digital design capabilities and hardware operation optimization.

## 2. 2D convolution

2D convolution is the main operation of DNN. It uses a 4x4 input matrix and a 3x3 filter matrix to generate a 2x2 output matrix. Each output matrix value is calculated as follows.



Fig 1. Process of 2D Convolution

$$C_{11} = A_{11} * B_{33} + A_{12} * B_{32} + A_{13} * B_{31} * A_{21} * B_{23} + A_{22} * B_{22} + A_{23} * B_{21} + A_{21} * B_{13} + A_{32} * B_{12} + A_{33} * B_{11}$$

$$C_{12} = A_{12} * B_{33} + A_{13} * B_{32} + A_{14} * B_{31} + A_{22} * B_{23} + A_{23} * B_{22} + A_{24} * B_{21} + A_{32} * B_{13} + A_{33} * B_{12} + A_{34} * B_{11}$$

$$C_{21} = A_{21} * B_{33} + A_{22} * B_{32} + A_{23} * B_{31} + A_{31} * B_{23} + A_{32} * B_{22} + A_{33} * B_{21} + A_{41} * B_{13} + A_{42} * B_{12} + A_{43} * B_{11}$$

$$C_{22} = A_{22} * B_{33} + A_{23} * B_{32} + A_{24} * B_{31} + A_{32} * B_{23} + A_{33} * B_{22} + A_{34} * B_{21} + A_{42} * B_{13} + A_{43} * B_{12} + A_{44} * B_{11}$$



# 3. Plan for implementation and simulation

The outline of the calculator is as follows.



First, the controller controls the operation order of each module, and each module must be connected to the top module and work organically. The memory module stores the input and connects these values to the calculation module. The calculation module has a single PE, a 3x3 systolic array, and a 2x2 systolic array, which are used to perform the convolution operation of the input matrix and the filter matrix. The result calculated in this way is confirmed to our eyes through the display module on the 7-segment.

Fig 2. Structure of the Whole System

# **II. Module Description**

# 1. Controller

## 1.1 Controller Theoretical Approach



Fig 3. Moore Machine State Diagram

The controller is implemented using a Moore machine to manage the execution flow of the system. Compared to a Mealy machine, the Moore machine provides more predictable output transitions because outputs depend solely on the current state. The state diagram consists of six states (S0–S5), each corresponding to a specific module operation. S0: Initialization, S1: Memory operation, S2: Single PE operation, S3: 3x3 Systolic Array operation, S4: 2x2 Systolic Array operation, S5: Display operation



#### 1.2 Controller Implementation Code

```
module controller(
input rst, clk,
input [2:0] mode_num,
output reg enable_memory, enable_singleFE, enable_SA3x3, enable_SA2x2, enable_display
);

//parameter
parameter 50 = 0, S1 = 1, S2 = 2, S3 = 3, S4 = 4, S5 = 5;

// reg for state
reg [2:0] state;

// State register + next-state logic
always %[posedge clk or posedge rst) begin
if (rst)
state <= S0;
else begin
case (state)
S0 : state <= S1;
S1 : if (mode_num == 3'b001) state <= S2;
S2 : if (mode_num == 3'b011) state <= S4;
S3 : s3 : if (mode_num == 3'b011) state <= S5;
S5 : state <= S5; //? stay in S5 forever
default: state <= S0;
endcased
end
end
```

The controller transitions sequentially from S0 to S5. Each module asserts its **done signal** upon completion, which triggers the transition to the next state in the **Top module** via the **MODE\_NUM** signal. Once S5 is reached, the controller remains in the display state without restarting the sequence.

Fig 4. Controller Implementation Code

```
always 0(state) begin
(enable memory, enable singleFE, enable_SA3x3, enable_SA2x2, enable_display) <= 5'bblll1;
case (state)
55: (enable memory, enable singleFE, enable_SA3x3, enable_SA2x2, enable_display) <= 5'bblll1;
S2: (enable memory, enable singleFE, enable_SA3x3, enable_SA2x2, enable_display) <= 5'bb0011;
S3: (enable memory, enable singleFE, enable_SA3x3, enable_SA2x2, enable_display) <= 5'bb00011;
S4: (enable memory, enable_singleFE, enable_SA3x3, enable_SA2x2, enable_display) <= 5'bb00010;
S5: (enable_memory, enable_singleFE, enable_SA3x3, enable_SA2x2, enable_display) <= 5'bb00001;
endcase
end
endmodule
```

Enable signals determine the on/off state of each module. In this design, enable = 0 turns a module on, and enable = 1 turns it off because these signals are directly connected to each

module's reset input. As a result, modules from earlier states stay active while transitioning to subsequent states.

#### 1.3 Controller testbench and simulation

The controller was tested by incrementally increasing MODE\_NUM every 100ns to verify state transitions. Simulations confirmed that state transitions occur on the next positive clock edge after MODE\_NUM changes, and previously activated modules remain enabled as intended. Waveform analysis validated the correct timing and activation of enable signals.



Fig 5. Controller testbench and simulation



# 2. Memory Module

## 2.1 Memory Theoretical Approach

Memory is a module that simply receives 16 values of the input matrix and 9 values of the filter matrix, temporarily stores them, and then outputs them. Memory operates for at least two positive clock edges. In the first clock, the input values are stored in the storage inside the memory module. In the next clock, the values inside the memory module are output as 25 outputs.

#### 2.2 Memory Module

```
mobile seasory(
input (7(*) in, in, 2, in, 3, in, 4,
input (7(*) in, in, 2, in, 3, in, 4,
input (7(*) in, in, 2, in, 3, in, 4,
input (7(*) in, in, 2, in, 3, in, 4,
input (7(*) in, 3, in, 4,
in, 3, in, 4,
input (7(*) in, 3, in, 4,
in, 3, in, 4,
input (7(*) in, 3, in, 4,
in, 3, in, 4,
in, 3, in, 4,
input (7(*) in, 3, in, 4,
in, 3, in
```

Fig 6. Memory Module Code

The memory module receives input matrix values (in\_X) and filter values (f\_X), storing them in matrix\_in\_X and matrix\_f\_X, respectively. The stored values are then output through out\_in\_X and out\_f\_X. The **save** signal determines whether to store or output data, while **done\_memory** indicates whether the output process is complete. Initially, save is set to 1 and done\_memory to 0. The always block synchronizes operations with clk and rst. When rst is 1, all values are reset to 0. Otherwise, a case statement handles storing values when save is 1 and outputting values when save is 0. After the output is complete, done\_memory is set to 1. In this way, the memory module is implemented in two distinct phases: storing and outputting.

## 2.3 Memory Module Testbench and Simulation

```
initial begin

cik = 0;

7 **Testement supplies*

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100; [18]

100;
```

Fig 7. Memory Module Testbench Code



In Fig 7, the variables to be input to the memory and the variables to be output were specified, and the values of the input matrix and the values of the filter matrix were randomly set and input.



As a result of running the testbench, if we see Fig 8, input value is stored on the first clock and output is generated on the second clock. And at the same time as the output is generated, the done\_memory value becomes 1, indicating that the output is complete.

Fig 8. Memory Module Simulation Results

# 3. PE Module

## 3.1 PE module Theoretical Approach

The PE (Processing Element) module is the fundamental computation block for the systolic array. It accepts two inputs (input and filter), performs multiplication and addition, accumulates the result, and passes data to neighboring PEs (relay function).

# 3.2 Detailed Design of PE Module Subcomponents

```
module eight_Dit_register_penavioral_module(
    input wire [7:0] in, // Input data
    input wire clk, // Clock
    input wire rst, // Reset
    output reg [7:0] out // Output data

);

always @(posedge clk or posedge rst) begin
    if (rst)
    out <= 8'b0; // Clear register on reset
    else
    out <= in; // Pass input to output
end
endmodule
```

```
module multiplier_module (a, b, outC);
input [7:0] a, b;

output [7:0] outC;

wire [15:0] mul_16;

assign mul_16 = a * b;
assign outC = mul_16[7:0];

endmodule

module (a, b, outC);

outC);

authorized (a);

output [7:0] a, b;

output [7:0] mul_16;

endmodule
```



```
impodute eight_Dit_adder_module (a, D, Cin, Sum, Cout);
input [7:0] a, b;
input cin;

cutput [7:0] sum;
cutput cout;

wire cl, c2, c3, c4, c5, c6, c7;

full_adder_behavioral_module addl(.a(a[0]), .b(b[0]), .cin(1'b0), .sum(sum[0]), .cout(c1));
full_adder_behavioral_module add2(.a(a[1]), .b(b[1]), .cin(c1), .sum(sum[1]), .cout(c2));
full_adder_behavioral_module add3(.a(a[2]), .b(b[2]), .cin(c2), .sum(sum[2]), .cout(c3));
full_adder_behavioral_module add3(.a(a[2]), .b(b[3]), .cin(c3), .sum(sum[3]), .cout(c4));
full_adder_behavioral_module add5(.a(a[4]), .b(b[4]), .cin(c4), .sum(sum[4]), .cout(c5));
full_adder_behavioral_module add5(.a(a[4]), .b(b[4]), .cin(c5), .sum(sum[5]), .cout(c6));
full_adder_behavioral_module add7(.a(a[6]), .b(b[6]), .cin(c6), .sum(sum[6]), .cout(c7));
full_adder_behavioral_module add8(.a(a[7]), .b(b[7]), .cin(c6), .sum(sum[6]), .cout(c7));
full_adder_behavioral_module add8(.a(a[7]), .b(b[7]), .cin(c7), .sum(sum[7]), .cout(cout));

endmodule
```

```
module full_adder_behavioral_module (a, b, cin, sum, cout);
input a, b, cin;
output sum, cout;
reg sum, cout;

always@(a or b or cin)
begin
{cout, sum} <= a + b + cin;
end

ndmodule</pre>
```

```
22
          always \emptyset (posedge clk or posedge rst) begin
23
               if (rst)
24
                  result <= 8'b0; // Reset accumulated result
              else
25
                  result <= add_out; // Accumulate
26
27
          end
28
      endmodule
29
30
```

Fig 9. PE Module Subcomponents : (a) Relay Register (b) Multiplier (c) 8bit Adder (d) Full Adder (e) Accumulator

The module comprises four key components. (a) Register: The register stores incoming data synchronized to the clock and propagates it rightward and downward using pass\_right and pass\_down. This enables pipelined dataflow across the systolic array. (b) Multiplier: The multiplier computes an 8-bit product of the two inputs. To avoid overflow, the higher bits beyond the 8-bit width are discarded. (c),(d) Adder: The adder sums the multiplier output and the accumulator value using a cascade of eight 1-bit full adder modules. (e) Accumulator: The accumulator stores the current sum and updates its value on every rising clock edge.

# 3.3 Testbench & Simulation of PE module

```
21
          initial begin
              clk = 0;
22
23
              forever #10 clk = ~clk;
25
          // Test stimulus
26
27
          initial begin
              rst = 1; in1 = 0; in2 = 0;
              #10 rst = 0; // Release reset
29
30
31
              #15 in1 = 3; in2 = 2;
               #20 inl = 1; in2 = 4;
32
               #20 in1 = 5; in2 = 1;
               #20 in1 = 0; in2 = 7;
               #20 in1 = 2; in2 = 3;
35
               #20 in1 = 0; in2 = 0;
36
          end
37
```

The testbench periodically provided random inputs to verify multiplication, addition, and relay functions. Simulation results showed that:

**Relay outputs** (pass\_right, pass\_down) updated correctly on the next positive clock edge.

**Result outputs** reflected correct accumulated values in sync with the clock.

This validated that the PE module performs as expected.





Fig 10. Testbench & Simulation of PE module

# 4. Single PE Module

## 4.1 Single PE theoretical design



In the case of single PE, the previously designed PE module was used for structural modeling. IN and FILTER are input, and the two inputs are multiplied and the product of newly entered inputs is accumulated before initialization. Four output values are produced (c11, c12, c21, c22). In the PE module, **pass-right** and **pass\_down** were excluded because they do not need to be output. Those will be used in the systolic array computation later.

Fig 11. Outline of Single PE Computation

#### 4.2 Single PE module

```
begin
if (pe_delay == 2'b10)
   pe_delay <= 2'b01;
else if (pe_delay == 2'b01)</pre>
assign (in[0][0], in[0][1], in[0][2], in[0][3]] = (mat_in_11, mat_in_12, mat_in_13, mat_in_14);
assign (in[1][0], in[1][1], in[1][2], in[1][3]] = (mat_in_21, mat_in_22, mat_in_23, mat_in_24);
assign (in[2][0], in[2][1], in[2][2], in[2][3]] = (mat_in_31, mat_in_32, mat_in_33, mat_in_34);
assign (in[3][0], in[3][1], in[3][2], in[3][3]] = (mat_in_41, mat_in_42, mat_in_43, mat_in_44);
                                                                                                                                                                                                                                                               case(count/9)
1: conv_out_l1 = out;
2: conv_out_l2 = out;
3: conv_out_21 = out;
4: conv_out_22 = out;
endcase
pe_input=0*b0000000; pe_filter= 8*b0000000;
pe_rst = 1*b1;
pe_delay <= 2*b00;</pre>
assign (f(2)[2], f(2)[1], f(2)[0]) = (kernel_11, kernel_12, kernel_13);
assign (f(1)[2], f(1)[1], f(1)[0]) = (kernel_21, kernel_22, kernel_23);
assign (f(0)[2], f(0)[1], f(0)[0]) = (kernel_31, kernel_32, kernel_33);
integer count;
                                                                                                                                                                                                                                                    end
else if (pe_rst== 1'b1)
pe_rst = 1'b0;
pe\_module \ single\_pe(.inl(pe\_input), .in2(pe\_filter), .clk(clk), .rst(pe\_rst), .pass\_right(), .pass\_down(), .result(out));\\
initial done_single <= 0;
                                                                                                                                                                                                                                                        begin
case (count)
 always @(posedge clk, posedge rst)
    if(rst == 1'b1)
            count <= 10'd0;

conv_out_i1 <= 8'b00000000; conv_out_12 <= 8'b00000000; conv_out_21 <=8'b00000000; conv_out_22 <= 8'b00000000;

pe_input <= 8'b00000000; pe_filter<= 8'b00000000;

pe_delay <= 2'b00;
                                                                                                                                                                                                                                                                   pe_input = in[0][1];
pe_filter = f[0][1];
                                                        ------
                       end
                       begin
                           done single <=1 ;
                                                                                                                       Fig 12. Single PE module Code
                  endcase
               count = count + 1;
               if (count != 1'b0 && count % 9 == 0)
  pe_delay <= 2'b10;</pre>
       end
```

The report includes only the core logic of the code specifically the input/output assignments to the matrix, reset behavior, result storage, and the start/end of the case statement (full details are in the code zip). The input to the



module includes the input and filter arrays. Since convolution requires the filter to be rotated 180 degrees, the filter is entered in reverse order (f[2][2] to f[0][0]), ensuring proper alignment. The pe module is instantiated, and done\_single is initially set to 0, indicating that the computation hasn't finished. If rst is 1, all values are reset. Otherwise, operations proceed. A 2-bit register **pe\_delay** tracks the processing state. When pe\_delay is 2, it's simply decremented. When pe\_delay is 1, the output is saved, pe\_rst is set to 1, and pe\_delay is again decremented. In the case where pe\_delay is 0, the count increases with each PE operation. Every 9 counts, pe\_delay is set to 2 to process the result. This repeats 4 times (for c11, c12, c21, c22), and when count reaches 36, done\_single is set to 1 to signal completion.

## 4.3 Single PE Testbench and simulation

```
### Standard Programmer | Standard Programme
```

Fig 13. Single PE testbench

I entered random input values and filter values and made a single pe run.



Fig 14. Single PE simulation results

Looking at the simulation results, we can see that c11~c22 values are output in order **every 12 clocks**(c11=12, c12=13, c21=9, c22=10). And when c22 is output, the value of done\_single also becomes 1. Finally, when rst=1, all values are initialized to 0. This shows that the code is working normally.



# 5. 3x3 Systolic Array Module

# 5.1 3x3 Systolic Array Theoretical Design



Fig 15. Structural diagram of 3x3 systolic array

The 3×3 Systolic Array consists of nine PE (Processing Element) modules, each of which performs partial computations based on the input values. The inputs are a 4×4 matrix and a 3×3 filter, and a convolution operation is performed to produce a final 2×2 output matrix.

As shown in Fig. 15, input values are fed into the array from both the row and column directions. Each PE receives inputs through wires such as row\_pel and col\_pel, performs multiplication and accumulation operations, and passes the input values unchanged to the next PE. The accumulated result within each PE is ultimately output through the resultXY output reg.

# 5.2 3x3 Systolic Array Code Design & Simulation

Page 10 / 24



Fig 16. 3x3 Systolic Array Code (A) Port declaration and Input data mapping (B) Instantiation of PE module (C) Result Assignment

Table 1. Summary of major Variable

| Variable Name | Туре       | Width | Description                                       |
|---------------|------------|-------|---------------------------------------------------|
| mat_inputXY   | input      | [7:0] | Each element of the 4x4 input matrix              |
| filterXY      | input      | [7:0] | Each element of the 3x3 input matrix              |
| row_[1-3]     | reg        | [7:0] | Current input values for each row                 |
| col_[1-3]     | reg        | [7:0] | Current input values for each column              |
| res_peX       | wire       | [7:0] | Output accumulated result each PE module          |
| resultXY      | output reg | [7:0] | Final convolution result (2x2)                    |
| done_3_3      | output reg | 1 bit | Signal indicating computation complete (1 = done) |

Table 1 provides a brief explanation of key variables used in the code along with their roles. The key variables and their roles are summarized in the table above. In Fig. 16, the input and output ports are declared, including the done\_3\_3 signal that indicates the completion of computation.

The PE modules are arranged in a 3×3 grid following a row-major order and are labeled PE1 through PE9. Among them, **PE1**, **PE4**, **PE8**, and **PE9** generate accumulated results, which

are mapped to **result11**, **result12**, **result21**, **and result22**, respectively. The intermediate values passed between PEs are named row\_pe and col\_pe, with each wire clearly indicating the originating PE for traceability. Every PE receives new input data on each clock cycle, performs multiplication and accumulation, and updates its internal accumulated value. The final result is output through res\_pe once the data flow through the systolic array is complete.

Additionally, the module is designed to reset all internal registers and input buffers to zero when a reset signal is received during operation. To feed data into the PEs, a clock counter cnt is used, pushing input data for a total of 12 cycles (DATA\_FEED\_CYCLES = 11). The done\_3\_3 signal is asserted on the 13th cycle (cnt == 12) to indicate that computation is complete. Whenever a clock pulse occurs, the output registers are updated to reflect the latest values from the PEs.



Fig 17. Effort to minimize clock cycles



In the case of Fig. 17, PE8 and PE9 failed to complete their accumulation operations, resulting in incomplete outputs. In particular, within the 3×3 systolic array structure, input data propagates sequentially, and it became clear through this test that an **additional two zeros** at the end of the input sequence are necessary for the data to reach the third-row PEs. This experiment highlighted the timing requirement for the input to travel through the array and reach the lower-row PEs. Based on this insight, the value of DATA\_FEED\_CYCLES was set to 11, allowing all computations to complete in parallel and ensuring the correctness of the final outputs. All variables were named to clearly reflect their roles, with an emphasis on code readability and maintainability.

Table 2. (a) Input Feeding Schedule by Clock Cycle (b) Accumulation Results and Computation Timing Summary

| Clock | row_input_1 | row_input_2 | row_input_3 | col_input_1 | col_input_2 | col_input_3 | PE No. | Output   | Computed at | Computation Formula (Accumulation Sequence)                                                                                          |
|-------|-------------|-------------|-------------|-------------|-------------|-------------|--------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1     | mat_input11 | 0           | 0           | filter33    | mat_input21 | 0           |        | Signal   | Clock       |                                                                                                                                      |
| 2     | mat_input12 | mat_input12 | filter33    | filter32    | mat_input22 | mat_input22 | PE1    | result11 | Clock 9     | mat_input11 × filter33 + mat_input12 × filter32 + mat_input13 × filter31 + mat_input21 × filter23 + mat_input22 × filter22 +         |
| 3     | mat_input13 | mat_input13 | filter32    | filter31    | mat_input23 | mat_input23 |        |          |             | mat_input23 × filter21 + mat_input31 × filter13 + mat_input32 × filter12 + mat_input33 × filter11                                    |
| 4     | mat_input21 | mat_input14 | filter31    | filter23    | mat_input31 | mat_input24 |        |          |             | meriz i magnipass x merri                                                                                                            |
| 5     | mat_input22 | mat_input22 | filter23    | filter22    | mat_input32 | mat_input32 | PE4    | result12 | Clock 10    | 0 + mat_input12 × filter33 + mat_input13 × filter32 + mat_input14 × filter31 + mat_input22 × filter23 + mat_input23 × filter22 +     |
| 6     | mat_input23 | mat_input23 | filter22    | filter21    | mat_input33 | mat_input33 |        |          |             | mat_input24 × filter21 + mat_input32 × filter13 + mat_input33 × filter12 + mat_input34 × filter11                                    |
| 7     | mat_input31 | mat_input24 | filter21    | filter13    | mat_input41 | mat_input34 |        |          |             |                                                                                                                                      |
| 8     | mat_input32 | mat_input32 | filter13    | filter12    | mat_input42 | mat_input42 | PE8    | result21 | Clock 11    | 0 + 0 + filter33 × mat_input21 + filter32 × mat_input22 + filter31 × mat_input23 + filter23 × mat_input31 + filter22 × mat_input32 + |
| 9     | mat_input33 | mat_input33 | filter12    | filter11    | mat_input43 | mat_input43 |        |          |             | filter21 × mat_input33 + filter13 × mat_input41 + filter12 ×<br>mat_input42 + filter11 × mat_input43                                 |
| 10    | 0           | mat_input34 | filter11    | 0           | 0           | mat_input44 | PE9    | result22 | Clock 12    | 0 + 0 + filter33 × mat_input22 + filter32 × mat_input23 + filter31 ×                                                                 |
| 11    | 0           | 0           | 0           | 0           | 0           | 0           |        |          |             | mat_input24 + filter23 × mat_input32 + filter22 × mat_input33 +                                                                      |
| 12    | 0           | 0           | 0           | 0           | 0           | 0           |        |          |             | filter21 × mat_input34 + filter13 × mat_input42 + filter12 ×<br>mat_input43 + filter11 × mat_input44                                 |

The table above summarizes the accumulation results and computation timing. It indicates the clock cycle at which each PE module receives its inputs, completes the computation, and assigns the result.

# 5.3 3x3 Systolic Array Testbench

| 4 | x4 Inpu | ıt Matr | ix | 3x3 | filter Ma | atrix | res           | sult          |
|---|---------|---------|----|-----|-----------|-------|---------------|---------------|
| 2 | 1       | 3       | 1  | 1   | 0         | 1     | result11 = 12 | result12 = 13 |
| 0 | 2       | 4       | 2  | 1   | 1         | 0     | result21 = 9  | result22 =10  |
| 1 | 3       | 2       | 0  | 0   | 1         | 1     |               |               |
| 2 | 1       | 0       | 1  |     |           |       |               |               |

Fig 18. Input Matrices and result of 3x3 systolic array



Page 12 / 24



When the input values are given as a  $4\times4$  matrix and a  $3\times3$  filter, as shown in the table above, the output results are observed as follows: result11 = 12, result12 = 13, result21 = 9, and result22 = 10. Rst is deasserted at 30 ns, which marks the start of the computation. After 12 clock cycles, the final result is produced, and the done\_2\_2 signal transitions to 1, indicating that the computation has completed. The total computation time is 240 ns. Since these output values match the expected results from a 2D convolution between the input matrix and filter, we can conclude that the model has been implemented correctly.

# 6. 2x2 Systolic Array Module

# 6.1 2x2 Systolic Array Theoretical Design



In the case of the 2×2 systolic array, the primary difference from the 3×3 structure lies in the use of **only four PE modules**. While the computation method is fundamentally the same as that of the 3×3 systolic array, the key distinction is that in the 3×3 array, only a subset of PEs produces output values, whereas in the 2×2 design, all PE modules generate res\_pe values by carefully adjusting input timing. This input timing control is achieved using the DUMMY\_ZERO variable, which allows each PE to compute an independent convolution result. As a result, the design maximizes both **parallelism** and **hardware utilization** across the array.

# 6.2 2x2 Systolic Array Code design & Simulation

Page 13 / 24

pe\_module pe\_3(.clk(clk), .rst(rst), .in1(row\_2), .in2(col\_pe1), .pass\_right(row\_pe3), .pass\_down(), .result(res\_pe\_3));
pe\_module pe\_4(.clk(clk), .rst(rst), .in1(row\_pe3), .in2(col\_pe2), .pass\_right(), .pass\_down(), .result(res\_pe\_4));



Fig 20. 2x2 systolic Array Code

The systolic\_array\_2by2\_module implements a 2×2 systolic array using four PE modules to perform a convolution between a 4×4 input matrix and a 3×3 filter. The module is designed to feed input values over 15 clock cycles, with each of the row\_input and col\_input arrays containing 15 values. The DUMMY\_ZERO parameter is used to control input timing, ensuring that each PE receives its data at the correct cycle to begin computation and generate a result. This systolic array uses a dataflow structure where the input matrix and filter values flow diagonally through the array. Row\_input\_1 and row\_input\_2 are inputs injected from the top in the row direction, while col\_input\_1 and col\_input\_2 are filter values injected from the left in the column direction. Zeros are inserted into the inputs to ensure that each PE performs multiplication and accumulation at the correct timing.



Fig 21. Effort to minimize clock cycles

In the case of Fig 21, an attempt was made to minimize the number of clock cycles by optimizing the input arrangement and reducing the amount of zero padding. Although one of the final DUMMY\_ZEROs was removed during testing, it was observed that the total number of **required clock cycles remained unchanged**. Therefore, for consistency with the 3×3 structure and ease of code maintenance, two zero paddings were retained at the end of the input sequence.

Each PE module computes and accumulates its result internally and outputs it via its res\_pe port. The final results are assigned to the outputs result11, result12, result21, and result22. Unlike in a 3×3 systolic array where only some PEs produce output, this 2×2 design is structured to produce results in all four PEs, maximizing both parallelism and hardware utilization.



Table 3. Input Feeding Schedule by Clock Cycle and Accumulation Results and Computation Timing Summary

| Cycle | row_input_1 | col_input_1 | row_input_2 | col_input_2 |
|-------|-------------|-------------|-------------|-------------|
| 1     | mat_input11 | filter33    | 0           | 0           |
| 2     | mat_input12 | filter32    | mat_input21 | 0           |
| 3     | mat_input13 | filter31    | mat_input22 | filter33    |
| 4     | mat_input14 | 0           | mat_input23 | filter32    |
| 5     | mat_input21 | filter23    | mat_input24 | filter31    |
| 6     | mat_input22 | filter22    | mat_input31 | 0           |
| 7     | mat_input23 | filter21    | mat_input32 | filter23    |
| 8     | mat_input24 | 0           | mat_input33 | filter22    |
| 9     | mat_input31 | filter13    | mat_input34 | filter21    |
| 10    | mat_input32 | filter12    | mat_input41 | 0           |
| 11    | mat_input33 | filter11    | mat_input42 | filter13    |
| 12    | mat_input34 | 0           | mat_input43 | filter12    |
| 13    | 0           | 0           | mat_input44 | filter11    |
| 14    | 0           | 0           | 0           | 0           |
| 15    | 0           | 0           | 0           | 0           |

| PE<br>No. | Output<br>Signal | Computed at<br>Clock | Computation Formula (Accumulation Sequence)                                                                                                                                                                                            |
|-----------|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PE1       | result11         | Clock 11             | mat_input11 × filter33 + mat_input12 × filter32 + mat_input13 × filter31 + mat_input21 × filter23 + mat_input22 × filter22 + mat_input23 × filter21 + mat_input31 × filter13 + mat_input32 × filter12 + mat_input33 × filter11         |
| PE2       | result12         | Clock 1              | 0 + mat_input12 × filter33 + mat_input13 × filter32 + mat_input14 × filter31 + mat_input22 × filter23 + mat_input23 × filter22 + mat_input24 × filter21 + mat_input32 × filter13 + mat_input33 × filter12 + mat_input34 × filter11     |
| PE3       | result21         | Clock 10             | 0 + 0 + mat_input21 × filter33 + mat_input22 × filter32 + mat_input23 × filter31 + mat_input31 × filter23 + mat_input32 × filter22 + mat_input33 × filter21 + mat_input41 × filter13 + mat_input42 × filter12 + mat_input43 × filter11 |
| PE4       | result22         | Clock 14             | 0 + 0 + mat_input22 × filter33 + mat_input23 × filter32 + mat_input24 × filter31 + mat_input32 × filter23 + mat_input33 × filter22 + mat_input34 × filter21 + mat_input42 × filter13 + mat_input43 × filter12 + mat_input44 × filter11 |

# 6.3 2x2 Systolic Array Testbench and Simulation

Table 4. Input Matrices and Convolution Results



When the input values are given as a  $4\times4$  matrix and a  $3\times3$  filter, as shown in the table above, the output results are observed as follows: result11 = 12, result12 = 13, result21 = 9, and result22 = 10, which are **identical to those produced by the 3\times3 systolic array.** 

The computation begins when the reset signal (rst) is deasserted (set to 0) at 30 ns. After 14 clock cycles, the final output is generated, and the done\_2\_2 signal transitions to 1, indicating that the computation has completed.



Fig 22. waveform of 2x2 systolic array

Page 15 / 24



The total computation time is 280 ns. Since the output matches the expected results from a 2D convolution between the input matrix and the filter, it can be concluded that the model functions correctly. When the input values are given as a  $4\times4$  matrix and a  $3\times3$  filter, as shown in the table above, the output results are observed as follows: result11 = 12, result12 = 13, result21 = 9, and result22 = 10, which are identical to those produced by the  $3\times3$  systolic array. The computation begins when the reset signal (rst) is deasserted (set to 0) at 30 ns. After 14 clock cycles, the final output is generated, and the done 2 signal transitions to 1, indicating that the computation has completed. The total computation time is 280 ns. Since the output matches the expected results from a 2D convolution between the input matrix and the filter, it can be concluded that the model functions correctly.

# 7. Display, 7-Segment Module

#### 7.1 Display, 7-Segment Module Theoretical Design

The display system consists of three modules: **clock divider**, **seven\_segment**, and **display**. It converts eight 8-bit outputs from the systolic arrays into 3-digit decimal numbers and sequentially presents them on a 7-segment display. The **display** module outputs each value one at a time at fixed intervals, ensuring that results appear in order without overlapping. It uses a **clock divider** and index control logic to manage the overall flow of output, helping to visually distinguish different stages of system operation. The **seven\_segment** module addresses the hardware limitation of the 7-segment display, which can show only one digit at a time, by using a multiplexing approach. It decomposes each value into individual digits and rapidly cycles through them, creating the visual effect of a full 3-digit number being displayed simultaneously. Together, they form the final stage of the Top module, enabling clear visualization of computation results.

#### 7.2 Clock Divider Module

Fig 23. Clock Divider Module

The Clock Divider is a key module responsible for timing control. It converts a high-frequency input clock (clk\_in) into a **slower output clock** (clk\_out). Internally, it uses a 26-bit counter that increments on every rising edge of clk\_in. When the counter reaches a predefined DIV value, clk\_out toggles and the counter resets. The DIV value determines how many input clock cycles are required for one toggle of the output clock, thereby controlling its period.



This module is used in both the Display Module and the 7-Segment Module, each with different DIV settings. In the Display Module, the **DIV value is set to 49,999,999** to display each output value at 1-second intervals. In the 7-Segment Module, **the DIV value is set to 99,999** to rapidly cycle through digit positions. This enables smooth and flicker-free display of 3-digit numbers using the persistence of vision effect.

## 7.3 Display Module

The display module is responsible for sequentially presenting eight 8-bit output values—four from the 3×3 Systolic Array and four from the 2×2 Systolic Array—on a 7-segment display. Each value is shown for approximately one second, and to achieve this behavior, the module is composed of a clock divider, index control logic, and a submodule called seven\_segment. The input clock (clk) is first divided into a slower clock (slow\_clk\_2) using the clock\_divider. This slower clock determines the interval between output transitions. On the actual FPGA board, the DIV value is set to 49,999,999 to produce a 1-second interval; in simulation, a smaller DIV value is used for easier waveform observation.

Fig 24. Display module

The eight input values are stored in an internal array (result\_data), and a 3-bit index register (idx) increments from 0 to 7 on every rising edge of slow\_clk\_2. This index selects one value at a time, which is then passed to the seven\_segment module for display. The seven\_segment module handles digit decomposition and multiplexed output.

#### 7.4 7-Segment module

Figure 25. 7-Segment Module

Page 17 / 24



The seven\_segment module converts an 8-bit input value into a 3-digit number and displays it smoothly on a 7-segment display. It consists of a clock divider, digit decomposition logic, and segment output logic. The input value is split into **hundreds**, **tens**, **and unit digits**, which are stored internally. These digits are displayed one at a time in rapid succession using a slower clock (**slow\_clk\_1**). The digit\_select signal cycles through each digit, and the corresponding value is converted into a 7-segment pattern. Through this process, the display appears to show all three digits simultaneously due to the persistence of vision effect. On the actual FPGA board, the DIV value is set to 99999 to achieve a flicker-free display, while in simulation, it is reduced to 4 for easier waveform observation. This module plays a key role in presenting computational results in a clear and readable format.

## 7.5 Display Module Testbench

```
in_3x3_21 = 8'd35;
                                                                                                                                                  in_3x3_22 = 8'd42;
dule display_tb;
                                                                                                                                                  in_2x2_11 =
                                                                                                                                                                     8'd53;
      reg clk;
reg rst;
reg (7:0) in_3x3_ll, in_3x3_l2, in_3x3_2l, in_3x3_22;
reg (7:0) in_2x2_ll, in_2x2_l2, in_2x2_21, in_2x2_22;
                                                                                                                                                  in_2x2_12 = 8'd65;
in_2x2_21 = 8'd78;
                                                                                                           48
                                                                                                           49
                                                                                                                                                  in_2x2_22 = 8'd84;
      wire [7:0] digit_select;
wire [7:0] segment_output,
                                                                                                          51
                                                                                                          52
53
54
                                                                                                                                                  #10000:
                                                                                                          55
56
                                                                                                                                                  in_3x3_11 = 8'd102;
                                                                                                          57
58
                                                                                                                                                  in_3x3_12 = 8'd113;
                                                                                                                                                  in_3x3_21 =
                                                                                                                                                                      8'd124;
     initial begin
clk = 0;
forever #5 clk = -clk;
                                                                                                          59
60
61
                                                                                                                                                  in_3x3_22 =
                                                                                                                                                                      8'd135;
                                                                                                                                                  in 2x2 11 =
                                                                                                                                                                     8'd146;
                                                                                                                                                  in_2x2_12 =
                                                                                                                                                  in 2x2 21 = 8'd168:
                                                                                                          62
63
64
65
                                                                                                                                                  in_2x2_22 = 8'd179;
                                                                                                                                                  #20000:
                                                                                                          66
67
68
69
                                                                                                                                                  $stop;
                #10;
in_3x3_11 = 8'd12;
in_3x3_12 = 8'd24;
```

Figure 26. Testbench of Display Module

The display\_tb testbench verifies whether the outputs from the  $3\times3$  and  $2\times2$  Systolic Arrays are correctly displayed through the Display Module. Eight 8-bit input values are provided, and the test confirms that they appear sequentially on the 7-segment display. At the start, all inputs are reset to zero, and a 10 ns clock is generated. Two sets of input values are applied at different times to observe output changes. The clock divider is set to DIV = 12500 to speed up output transitions and make waveform analysis easier.



Figure 27. Display Module Wave Simulaiton

The simulation results confirmed that both segment\_output and digit\_select signals functioned as expected. All eight input values were displayed in order, and digit\_select rapidly cycled through each digit position, activating the corresponding 7-segment display. As a result, segment\_output changed periodically, successfully



creating the visual effect of a 3-digit number being displayed **simultaneously**. By adjusting the clock cycles and parameter values, each output remained visible for a sufficient duration, and the final value was also correctly maintained. These results verify that the module operates as intended and can provide accurate visual output when implemented on an FPGA board.

#### 7.6 XDC Code (Vivado)

```
set_property -dict [PACKAGE_PIN R4 IOSTANDARD LVCMOS33] [get_ports clk]
set_property -dict [PACKAGE_PIN J4 IOSTANDARD LVCMOS33] [get_ports rst]

set_property -dict [PACKAGE_PIN P14 IOSTANDARD LVCMOS33] [get_ports [digit[7]]]
set_property -dict [PACKAGE_PIN P15 IOSTANDARD LVCMOS33] [get_ports [digit[6]]]
set_property -dict [PACKAGE_PIN P16 IOSTANDARD LVCMOS33] [get_ports [digit[6]]]
set_property -dict [PACKAGE_PIN P16 IOSTANDARD LVCMOS33] [get_ports [digit[7]]]
set_property -dict [PACKAGE_PIN P16 IOSTANDARD LVCMOS33] [get_ports [digit[7]]]
set_property -dict [PACKAGE_PIN P17 IOSTANDARD LVCMOS33] [get_ports [segment_data[7]]]
set_property -dict [PACKAGE_PIN P17 IOSTANDARD LVCMOS33] [get_ports [segment_data[6]]]
set_property -dict [PACKAGE_PIN P18 IOSTANDARD LVCMOS33] [get_ports [segment_data[4]]]
```

Figure 28. XDC Pin Configuration

This XDC file maps the Top module's ports to the FPGA board's I/O pins in Vivado. clk and rst are connected to pins R4 and J4, handling the system clock and reset. digit[7:0] selects each digit of the 7-segment display via pins P14 to R17, while segment\_data[7:0] controls the display segments through pins U17 to P19. This mapping ensures that the Top module's output is correctly displayed on the FPGA board.

# 8. Top Module

#### 8.1. Top Module Theoretical Approach

The Top module orchestrates all subsystems: controller, memory, PE, systolic arrays, and display. It monitors **done signals** from each module to increment **MODE\_NUM** and transitions through each computation stage.

#### 8.2 Top Module Implementation Code

```
module Top (rst, clk, digit, segment_data);

//input input rst, clk;

//output (display, segment wire)
output wire [7:0] digit;
output wire [7:0] segment_data;

// mode number and worked number
reg [2:0] MODE_NUM;
wire done memory, done single, done 3 3, done 2 2;
```

Fig 29. Define Top module

The Top module initializes 16 input data values and 9 filter data. These propagate through memory and computational modules before being displayed.



```
// Controller module
controller(rst(rst), .clk(clk), [mode num(MODE NUM),
cenable memory(renable memory), .enable singlePE(enable singlePE),
.enable SASX3(enable SASX3), .enable SAZX2(enable SAZX2), .enable display(enable display));

// Immut mome

// Immut mom
```

Fig 30. Connections with all the Subsystems: (a) Controller Module (b) Memory Module (c) Computational Module (d) Display Module

Each module is enabled via **enable\_xx** signals, and transitions are coordinated using **done\_xx** flags. Once all computations are complete, the display state (S5) remains active to showcase the results.

Fig 31. Top Module: Mode Number Update Mechanism

## 8.3 Top module testbench and simulation

```
initial begin

clk = 0;

clk = 0;

forever $10 clk = ~clk;

end

// Apply reset and let simulation run

initial begin

rst = 1; // Hold reset

$20 rst = 0; // Release reset at 20ns

// Simulate enough time for all states to execute

$20 rst = 0; // Simulate enough time for all states to execute
```

The Top module has a straightforward structure, with rst and clk as inputs and digit and segment\_data as outputs. Accordingly, its testbench was designed with a simple configuration: the clock was set to a 20ns period, and rst was deasserted after 20ns.

Fig 32. Top Module Testbench

However, digit and segment\_data alone do not provide insight into the system's internal operation. They do not convey critical information such as the state transition flow or the computation results from the Single PE, 3x3 Systolic Array, and 2x2 Systolic Array modules. To address this, additional monitoring logic was implemented to print key variables to the **console and waveform** during simulation. Specifically, the enable signals for each module and the computed results (C11, C12, C21, C22) were displayed.



```
31
           // Print only when MOD NUM changes
32
           always @(uut.MODE NUM) begin
33
             $display("==== MOD NUM=%b ====", uut.MODE NUM);
             $display("MEM=%b PE=%b SA3x3=%b SA2x2=%b DISP=%b",
34
35
                      uut.enable memory, uut.enable singlePE,
36
                      uut.enable SA3x3, uut.enable SA2x2, uut.enable display);
37
             $display("Cll single=%b Cl2 single=%b C21 single=%b C22 single=%b",
38
                     uut.Cll single, uut.Cl2 single, uut.C21 single, uut.C22 single);
39
             $display("Cl1 3 3=%b Cl2 3 3=%b C21 3 3=%b C22 3 3=%b",
             uut.C11 3 3, uut.C12 3 3, uut.C21 3 3, uut.C22 3 3);
$display("C11 2 2=%b C12 2 2=%b C21 2 2=%b C22 2 2=%b",
40
41
42
                      uut.Cl1 2 2, uut.Cl2 2 2, uut.C21 2 2, uut.C22 2 2);
43
                                                                                                                                                                  1 126
```

Fig 33. Top Module Simulation (a) Testbench Code to display results in console (b) Results displayed in Console (c) Results displayed in Waveform

This approach made it possible to verify that all modules were properly connected and activated in sequence, confirming the Top module's role in coordinating the overall system operation. The **console output Fig. 33-b** clearly shows how state transitions (MOD\_NUM changes) control module enable signals (enable\_memory, enable\_singlePE, etc.) and how each computation result appears as expected. In addition, **the waveform view Fig. 33-c** provides a timeline of these events, showing precise timings of done\_memory, enable\_singlePE, and the sequential appearance of computation results. For example, after **done\_memory** transitions **from 0 (incomplete) to 1 (complete)**, **enable\_singlePE** changes from **1 (off) to 0 (on)** shortly thereafter, activating state S2. Following this transition, the **computation results (C11\_single through C22\_single)** are **sequentially produced and visualized**.

This approach allowed verification that all modules were properly connected and executed sequentially, confirming the Top module's role as the orchestrator of the overall system.

# III. Result

#### 1. Pre-Demonstration FPGA Test Results

Prior to the official demonstration, the system was tested on the FPGA board to ensure proper functionality under actual operating conditions. Input matrices and filter kernels were manually applied, and the results of the 2D convolution operation were observed to verify that the module performed as intended.



# **Test Case 1**

| 0 | 6 | 8 | 7 |
|---|---|---|---|
| 5 | 7 | 5 | 5 |
| 4 | 3 | 4 | 6 |
| 0 | 6 | 0 | 7 |

|   | 1 | 5 | 1 |
|---|---|---|---|
|   | 0 | 1 | 5 |
| ſ | 4 | 4 | 9 |

| 111 | 183 |
|-----|-----|
| 146 | 135 |



Input matrix

Filter matrix

Output matrix

**Result Test Case 2** 

Fig 34. Test Case 1

**Test Case 2** 

| 1 | 4  | 7 | 5 |
|---|----|---|---|
| 0 | 8  | 6 | 3 |
| 5 | 10 | 4 | 2 |
| 3 | 6  | 9 | 7 |

| 3 | 0 | 2 |
|---|---|---|
| 1 | 1 | 0 |
| 2 | 2 | 1 |





**Input matrix** 

Filter matrix

**Output matrix** 

Result

Fig 35. Test Case 2

# 2. Demonstration Result













**Input matrix** 

Filter matrix

**Output matrix** 

Result

Fig 36. Demonstration Result



The demonstration confirmed that the system functioned correctly on the FPGA board. All convolution results were accurately computed, and the output values — **82**, **95**, **92**, **and 94** — were displayed sequentially on the 7-segment display at 1-second intervals. Throughout the process, no functional errors occurred, and both the processing logic and display module operated as intended.

# 3. Performance Comparison (Speedup of 3x3 / 2x2 systolic array over a single PE )



Fig 37. Output of the Top Module : (A)Single PE (B) 3x3 systolic array (C) 2x2 systolic array

The images above show the execution speeds of each module when run from the top module. The measurement is based on the moment when the reset signal input goes low, marking the start of computation, and ends when the final accumulated output value is produced.



| module←             | Execution Time(ns)  | Speed <u>up(</u> vs single PE)₽ | <u> </u> |
|---------------------|---------------------|---------------------------------|----------|
| Single PE←          | 960ns←              | 1←                              | <u></u>  |
| systolic array 3x3← | 260ns← <sup>□</sup> | 3.69€                           | <u>_</u> |
| Systolic array 2x2€ | 300ns←              | 3.20€                           | 4        |



Fig 38. Execution Time of Each Computational Modules and Speed up comparing to Single PE (a) Table (b) Graph

The execution times were measured as 960 ns for the Single PE, 300 ns for the 2×2 array, and 260 ns for the 3×3 array. These results demonstrate that utilizing more PEs enables faster computation. This is because, in parallel processing, performing more operations simultaneously leads to quicker completion. Through these results, it can be confirmed that the systolic array is a viable structure for use as a hardware accelerator, and that the systolic array was successfully implemented in this project.

#### 4. Contribution

This project involved the implementation of a 2D convolution calculator, with each team member responsible for designing and testing specific modules. Each member independently handled code development, testbench creation, and report writing for their assigned part. Based on this collaboration, the system was successfully integrated and demonstrated.

| 4   |                                                |
|-----|------------------------------------------------|
| 김태형 | Memory, Single Pe, FPGA 실행, 보고서 작성             |
| 변서영 | Display, Pe 모듈, FPGA 실행, 보고서 작성                |
| 김민준 | 3X3 Systolic Array, 2X2 Systolic Array, 보고서 작성 |
| 전민혁 | Controller, Top 모듈, PE 모듈, 보고서 작성              |